## Lab Report 1

In this lab, we designed a 7-bit comparator and seconds-to-days fraction circuits. The latter circuit converts a certain time of day in seconds (N) to a day fraction representation by using the formula d = N/86400.

Input = 'seconds' 17-bit (unsigned)

Output = 'days\_fraction' 40-bit (unsigned)

Symbol diagram:



The above block diagram has been generated using VHDL code. We used 9 adder and 9 shift operators to implement the seconds-to-days fraction circuit. The VHDL description of the circuit is attached.

The 40-bit output was obtained using  $d \approx (N^*2^23 + N^*2^22 + N^*2^17 + N^*2^13 + N^*2^11 + N^*2^10 + N^*2^9 + N^*2^6 + N^*2^2 + N)$ .

The figure below shows the hand-written version of the block diagram that was implemented using VHDL code. The 17-bit input passes through 9 shift and 9 adder operators to give a 40-bit output.



We tested the circuit by running the simulation for 8 different test cases including the two boundary cases. The boundary cases refer to the minimum (0s) and maximum (86400s) values that can be placed as inputs. All 8 input test cases were manually calculated for the ideal day\_fraction values and then compared to the outputs generated in the vector waveform file. An example can be seen in the wolframalpha screenshot below for N=8. The outputs obtained from simulation were equal to the ones obtained through manual calculation. The circuit gave no erroneous results and thus we can conclude that the block diagram designed is accurate.

A screenshot of the simulation for all 8 test cases is attached below:



Figure 1: Simulation for 8 test cases



## Grade-sheet:



McGill University ECSE-323 Digital System Design / Prof. J. Clark